

## TVL S143 02 AC0 Engineering Specification

#### 1. Scope

TVL S143 02 AC0's are TVS arrays designed to protect high-speed signal lines from overvoltage hazard of Electrostatic Discharge (**ESD**), Electrical Fast Transients (**EFT**) and **Lightning**. These interfaces can be used for USB2.0 power and data lines protection, notebook and personal computers, monitors and flat panel displays, IEEE 1394 Firewire ports, etc. The ESD protection of TVS arrays meets the immunity standard of IEC 61000-4-2, level 4 (±15kV air, ±8kV contact discharge).

#### 2. Explanation of Part Number

| <u>TV</u> | <u>L</u> | <u>S143</u> | <u>02</u> | <u>AC0</u> |  |
|-----------|----------|-------------|-----------|------------|--|
| (1)       | (2)      | (3)         | (4)       | (5)        |  |

(1) Product Type: TV=TVS Diode

(2) Capacitance Code: L=Low Capacitance

(3) Package Size Code

(4) Channel Code : 02=2 Channels(5) Specialized Specification Code

#### 3. Circuit Diagram /Pin Configuration



Circuit Diagram

Pin Configuration SOT143-4L (Top View)

TITLE : TVL S143 02 AC0 DOCUMENT NO.
Engineering Specification ENS000015440 SPEC REV.: A6 Page 1 of 1



## 4. Specifications

#### 4.1. ABSOLUTE MAXIMUM RATINGS

| PARAMETER                          | PARAMETER        | RATING                       | UNITS |
|------------------------------------|------------------|------------------------------|-------|
| Peak Pulse Current (tp =8/20μs)    | I <sub>PP</sub>  | 6                            | Α     |
| Operating Supply Voltage (VDD-GND) | $V_{DC}$         | 6                            | V     |
| ESD per IEC 61000-4-2 (Air)        | V <sub>ESD</sub> | 17                           | kV    |
| ESD per IEC 61000-4-2 (Contact)    |                  | 12                           |       |
| Lead Soldering Temperature         | T <sub>SOL</sub> | 260 (10 sec.)                | S     |
| Operating Temperature              | T <sub>OP</sub>  | -55 to +85                   | S     |
| Storage Temperature                | T <sub>STO</sub> | -55 to +150                  | S     |
| DC Voltage at any I/O pin          | V <sub>IO</sub>  | (GND - 0.5) to $(VDD + 0.5)$ | V     |

Notes: Pins are plated with pure tin.

#### 4.2. ELECTRICAL CHARACTERISTICS

| PARAMETER                              | SYMBOL               | CONDITIONS                                                                                                               | MIN | TYP  | MAX  | UNITS |
|----------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------|
| Reverse Stand-Off<br>Voltage           | $V_{RWM}$            | Pin 4 to pin 1, T=25 °C                                                                                                  |     |      | 5    | V     |
| Reverse Leakage<br>Current             | I <sub>Leak</sub>    | V <sub>RWM</sub> = 5V, T=25 °C, Pin 4 to pin 1                                                                           |     |      | 2    | μΑ    |
| Channel Leakage<br>Current             | I <sub>CH_Leak</sub> | V <sub>Pin 4</sub> = 5V, V <sub>Pin 1</sub> = 0V, T=25 °C                                                                |     |      | 1    | μΑ    |
| Reverse Breakdown<br>Voltage           | $V_{BV}$             | $I_{BV}$ = 1mA, T=25 °C<br>Pin 4 to Pin 1                                                                                | 6.2 |      |      | V     |
| Forward Voltage                        | V <sub>F</sub>       | I <sub>F</sub> = 15mA, T=25 °C<br>Pin 1 to Pin 4                                                                         |     | 0.8  | 1    | V     |
| Clamping Voltage                       | $V_{CL}$             | I <sub>PP</sub> =5A, tp=8/20μs, T=25 °C<br>Any Channel pin to Ground                                                     |     | 8.1  | 9    | V     |
| ESD Holding<br>Voltage                 | $V_{hold}$           | IEC 61000-4-2 +6kV, T=25 °C,<br>Contact mode, Any Channel pin to<br>Ground.                                              |     | 13   |      | V     |
| Channel Input Capacitance              | C <sub>IN</sub>      | $V_{pin4}$ = 5V, $V_{pin1}$ = 0V, $V_{IN}$ = 2.5V, f = 1MHz, T=25 °C, Any Channel pin to Ground                          |     | 1.2  | 1.4  | pF    |
| Channel to Channel Input Capacitance   | C <sub>CROSS</sub>   | $V_{pin4}$ = 5V, $V_{pin1}$ = 0V, $V_{IN}$ = 2.5V, f = 1MHz, T=25 $^{\circ}$ C, Between Channel pins                     |     | 0.1  | 0.12 | pF    |
| Variation of Channel Input Capacitance | $\triangle C_{IN}$   | $V_{pin4}$ = 5V, $V_{pin1}$ = 0V, $V_{IN}$ = 2.5V, f = 1MHz, T=25 °C , Channel_x pin to Ground - Channel_y pin to Ground |     | 0.04 | 0.06 | pF    |

TITLE : TVL S143 02 AC0 DOCUMENT NO.
Engineering Specification ENS000015440 SPEC REV.: A6 Page 2 of 2

www.inpaq.com.tw; www.inpaqgp.com



#### 4.3. TYPICAL CHARACTERISTICS













TITLE : TVL S143 02 AC0
Engineering Specification

DOCUMENT NO. ENS000015440

SPEC REV.: A6

Page 3 of 3

• All Specifications are subject to change without notice.

www.inpaq.com.tw; www.inpaqqp.com



#### 5. LAND LAYOUT



| Dimensions |            |        |  |  |
|------------|------------|--------|--|--|
| Index      | Millimeter | Inches |  |  |
| Α          | 1.00       | 0.039  |  |  |
| A1         | 1.40       | 0.055  |  |  |
| В          | 1.40       | 0.055  |  |  |
| С          | 1.92       | 0.076  |  |  |
| C1         | 1.72       | 0.068  |  |  |
| D          | 2.20       | 0.087  |  |  |
| Е          | 0.80       | 0.031  |  |  |
| F          | 3.60       | 0.141  |  |  |

Notes: This LAND LAYOUT is for reference purposes only. Please consult your manufacturing partners to ensure your company's PCB design guidelines are met.

#### 6. Application information

The ESD protection scheme for system I/O connector is shown in the Fig. 1. In Fig. 1, the diodes D1 and D2 are general used to protect data line from ESD stress pulse. The diode D3 is a back-drive protection design, which blocks the DC back-drive current when the potential of I/O pin is greater than that of VDD pin. If the power-rail ESD clamping circuit is not placed between VDD and GND rails, the positive pulse ESD current ( $I_{ESD1}$ ) will pass through the ESD current path1. Thus, the ESD clamping voltage  $V_{CL}$  of data line can be described as follow:

 $V_{CL}$  = Fwd voltage drop of D1 + Breakdown voltage drop of D3 + supply voltage of VDD rail +  $L_1 \times d(I_{ESD1})/dt + L_2 \times d(I_{ESD1})/dt$ 

Where L<sub>1</sub> is the parasitic inductance of data line, and L<sub>2</sub> is the parasitic inductance of VDD rail.

An ESD current pulse can rise from zero to its peak value in a very short time. As an example, a level 4 contact discharge per the IEC61000-4-2 standard results in a current pulse that rises from zero to 30A in 1ns. Here  $d(I_{ESD1})/dt$  can be approximated by  $\Delta I_{ESD1}/\Delta t$ , or  $30/(1x10^{-9})$ . So just 10nH of total parasitic inductance ( $L_1$  and  $L_2$  combined) will lead to over 300V increment in  $V_{CL}!$  Besides, the ESD pulse current which is directed into the VDD rail may potentially damage any components that are attached to that rail. Moreover, it is common for the forward voltage drop of discrete diodes to exceed the damage threshold of the protected IC. This is due to the relatively small junction area of typical discrete components. Of course, the discrete diode is also possible to be destroyed due to its power dissipation capability is exceeded.

TITLE: TVL S143 02 AC0 DOCUMENT NO.
Engineering Specification ENS000015440 SPEC REV.: A6 Page 4 of 4



The TVL S143 02 AC0 has an integrated power-rail ESD clamped circuit between VDD and GND rails. It can successfully overcome previous disadvantages. During an ESD event, the positive ESD pulse current ( $I_{ESD2}$ ) will be directed through the integrated power-rail ESD clamped circuit to GND rail (ESD current path2). The clamping voltage  $V_{CL}$  on the data line is small and protected IC will not be damaged because power-rail ESD clamped circuit offer a low impedance path to discharge ESD pulse current.



#### 7. MARKING CODE

Marking Code: C06XY



C06= Device Code X= Date Code Y=Control Code

TITLE: TVL S143 02 AC0 DOCUMENT NO.
Engineering Specification ENS000015440 SPEC REV.: A6 Page 5 of 5



#### 8. Mechanical Details

#### **SOT-143-4L PACKAGE DIAGRAMS**

# 

**END VIEW** 



#### **PACKAGE DIMENSIONS**

| Cymphol    | Millimeters |      | Inches     |       |  |
|------------|-------------|------|------------|-------|--|
| Symbol     | MIN.        | MAX. | MIN.       | MAX.  |  |
| Α          | 0.95        | 1.17 | 0.037      | 0.046 |  |
| <b>A</b> 1 | 0.05        | 0.1  | 0.002      | 0.004 |  |
| A2         | 0.9         | 1.1  | 0.035      | 0.043 |  |
| b          | 0.35        | 0.5  | 0.014      | 0.020 |  |
| b1         | 0.76        | 0.89 | 0.030      | 0.035 |  |
| С          | 0.09        | 0.18 | 0.004      | 0.007 |  |
| D          | 2.8         | 3.04 | 0.110      | 0.120 |  |
| E1         | 1.2         | 1.4  | 0.047      | 0.055 |  |
| Е          | 2.25        | 2.55 | 0.089      | 0.100 |  |
| e1         | 0.20 BSC    |      | 0.0078 BSC |       |  |
| e2         | 0.96 BSC    |      | 0.0377 BSC |       |  |
| е          | 1.8         | 2.02 | 0.071      | 0.080 |  |
| L          | 0.55 REF.   |      | 0.0216 BSC |       |  |
| L1         | 0.3         | 0.6  | 0.012      | 0.024 |  |
| L2         | 0.25 REF    |      | 0.0098 BSC |       |  |
| t          | 0~9°        |      | 0~9°       |       |  |

## 8.1. Taping Quantity: 3000pcs/ Tube

TITLE : TVL S143 02 AC0 DOCUMENT NO.
Engineering Specification ENS000015440 SPEC REV.: A6

Page 6 of 6